2007-06-28 14:52:41 +02:00
|
|
|
|
/*
|
|
|
|
|
Copyright 2006, Freie Universitaet Berlin. All rights reserved.
|
|
|
|
|
|
|
|
|
|
These sources were developed at the Freie Universit<EFBFBD>t Berlin, Computer
|
|
|
|
|
Systems and Telematics group.
|
|
|
|
|
|
|
|
|
|
Redistribution and use in source and binary forms, with or without
|
|
|
|
|
modification, are permitted provided that the following conditions are
|
|
|
|
|
met:
|
|
|
|
|
|
|
|
|
|
- Redistributions of source code must retain the above copyright
|
|
|
|
|
notice, this list of conditions and the following disclaimer.
|
|
|
|
|
|
|
|
|
|
- Redistributions in binary form must reproduce the above copyright
|
|
|
|
|
notice, this list of conditions and the following disclaimer in the
|
|
|
|
|
documentation and/or other materials provided with the distribution.
|
|
|
|
|
|
|
|
|
|
- Neither the name of Freie Universitaet Berlin (FUB) nor the names of its
|
|
|
|
|
contributors may be used to endorse or promote products derived from
|
|
|
|
|
this software without specific prior written permission.
|
|
|
|
|
|
|
|
|
|
This software is provided by FUB and the contributors on an "as is"
|
|
|
|
|
basis, without any representations or warranties of any kind, express
|
|
|
|
|
or implied including, but not limited to, representations or
|
|
|
|
|
warranties of non-infringement, merchantability or fitness for a
|
|
|
|
|
particular purpose. In no event shall FUB or contributors be liable
|
|
|
|
|
for any direct, indirect, incidental, special, exemplary, or
|
|
|
|
|
consequential damages (including, but not limited to, procurement of
|
|
|
|
|
substitute goods or services; loss of use, data, or profits; or
|
|
|
|
|
business interruption) however caused and on any theory of liability,
|
|
|
|
|
whether in contract, strict liability, or tort (including negligence
|
|
|
|
|
or otherwise) arising in any way out of the use of this software, even
|
|
|
|
|
if advised of the possibility of such damage.
|
|
|
|
|
|
|
|
|
|
This implementation was developed by the CST group at the FUB.
|
|
|
|
|
|
|
|
|
|
For documentation and questions please use the web site
|
|
|
|
|
http://scatterweb.mi.fu-berlin.de and the mailinglist
|
|
|
|
|
scatterweb@lists.spline.inf.fu-berlin.de (subscription via the Website).
|
|
|
|
|
Berlin, 2006
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
|
|
|
|
* @file cc1020.c
|
|
|
|
|
* @author FUB ScatterWeb Developers, Michael Baar, Nicolas Tsiftes
|
|
|
|
|
*
|
|
|
|
|
* Taken from ScatterWeb<EFBFBD> 1.1 and modified/reformatted for Contiki 2.0
|
|
|
|
|
**/
|
|
|
|
|
|
|
|
|
|
#include <stdio.h>
|
|
|
|
|
#include <string.h>
|
|
|
|
|
#include <signal.h>
|
|
|
|
|
|
|
|
|
|
#include "contiki-msb430.h"
|
|
|
|
|
#include "cc1020-internal.h"
|
|
|
|
|
#include "cc1020.h"
|
|
|
|
|
#include "lib/random.h"
|
2007-09-14 21:14:54 +02:00
|
|
|
|
#include "net/rime/rimestats.h"
|
2007-06-28 14:52:41 +02:00
|
|
|
|
#include "dev/irq.h"
|
2007-08-16 15:52:17 +02:00
|
|
|
|
#include "dev/dma.h"
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
static int cc1020_calibrate(void);
|
|
|
|
|
static int cc1020_setupTX(int);
|
|
|
|
|
static int cc1020_setupRX(int);
|
|
|
|
|
static void cc1020_setupPD(void);
|
|
|
|
|
static void cc1020_wakeupTX(int);
|
|
|
|
|
static void cc1020_wakeupRX(int);
|
2007-08-16 22:38:40 +02:00
|
|
|
|
static uint8_t cc1020_read_reg(uint8_t addr);
|
|
|
|
|
static void cc1020_write_reg(uint8_t addr, uint8_t adata);
|
|
|
|
|
static void cc1020_load_config(const uint8_t *);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
static void cc1020_reset(void);
|
|
|
|
|
|
|
|
|
|
// current mode of cc1020 chip
|
|
|
|
|
static enum cc1020_state cc1020_state = CC1020_OFF;
|
2007-08-16 22:38:40 +02:00
|
|
|
|
static volatile uint8_t cc1020_rxbuf[HDRSIZE + CC1020_BUFFERSIZE];
|
|
|
|
|
static uint8_t cc1020_txbuf[PREAMBLESIZE + HDRSIZE + CC1020_BUFFERSIZE +
|
2007-06-28 14:52:41 +02:00
|
|
|
|
TAILSIZE];
|
2007-10-02 16:05:45 +02:00
|
|
|
|
static volatile enum cc1020_rxstate cc1020_rxstate = CC1020_RX_SEARCHING;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
2007-08-16 22:38:40 +02:00
|
|
|
|
/// number of bytes in receive and transmit buffers respectively.
|
|
|
|
|
static uint16_t cc1020_rxlen;
|
|
|
|
|
static uint16_t cc1020_txlen;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
/// received signal strength indicator reading for last received packet
|
2007-08-16 22:38:40 +02:00
|
|
|
|
static volatile uint8_t rssi;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
/// callback when a packet has been received
|
2007-08-16 22:38:40 +02:00
|
|
|
|
static uint8_t cc1020_pa_power = PA_POWER;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
2007-09-14 20:51:51 +02:00
|
|
|
|
static void (*receiver_callback)(const struct radio_driver *);
|
2007-06-28 20:27:45 +02:00
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
const struct radio_driver cc1020_driver =
|
|
|
|
|
{
|
|
|
|
|
cc1020_send,
|
|
|
|
|
cc1020_read,
|
|
|
|
|
cc1020_set_receiver,
|
|
|
|
|
cc1020_on,
|
|
|
|
|
cc1020_off
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
PROCESS(cc1020_sender_process, "CC1020 sender");
|
|
|
|
|
|
|
|
|
|
void
|
2007-08-16 22:38:40 +02:00
|
|
|
|
cc1020_init(const uint8_t *config)
|
2007-06-28 14:52:41 +02:00
|
|
|
|
{
|
|
|
|
|
cc1020_setupPD();
|
|
|
|
|
cc1020_reset();
|
|
|
|
|
cc1020_load_config(config);
|
|
|
|
|
|
|
|
|
|
// init tx buffer with preamble + syncword
|
|
|
|
|
memset(cc1020_txbuf, PREAMBLE, PREAMBLESIZE);
|
2007-10-02 16:05:45 +02:00
|
|
|
|
memcpy((char *)cc1020_txbuf + PREAMBLESIZE, &syncword, SYNCWDSIZE);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
// calibrate receiver
|
|
|
|
|
cc1020_wakeupRX(RX_CURRENT);
|
|
|
|
|
if (!cc1020_calibrate())
|
|
|
|
|
printf("rx calibration failed\n");
|
|
|
|
|
|
|
|
|
|
// calibrate transmitter
|
|
|
|
|
cc1020_wakeupTX(TX_CURRENT);
|
|
|
|
|
if (!cc1020_calibrate())
|
|
|
|
|
printf("tx calibration failed\n");
|
|
|
|
|
|
|
|
|
|
// power down
|
|
|
|
|
cc1020_setupPD();
|
2007-08-16 15:52:17 +02:00
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
process_start(&cc1020_sender_process, NULL);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void
|
|
|
|
|
cc1020_set_rx(void)
|
|
|
|
|
{
|
2007-09-14 20:51:51 +02:00
|
|
|
|
int s;
|
|
|
|
|
|
|
|
|
|
s = splhigh();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
// Reset SEL for P3[1-3] (CC DIO, DIO, DCLK) and P3[4-5] (Camera Rx+Tx)
|
|
|
|
|
P3SEL &= ~0x3E;
|
|
|
|
|
IFG1 &= ~(UTXIE0 | URXIE0); // Clear interrupt flags
|
|
|
|
|
ME1 &= ~(UTXE0 | URXE0); // Disable Uart0 Tx + Rx
|
|
|
|
|
UCTL0 = SWRST; // U0 into reset state.
|
|
|
|
|
UCTL0 |= CHAR | SYNC; // 8-bit character, SPI, Slave mode
|
|
|
|
|
|
|
|
|
|
// CKPH works also, but not CKPH+CKPL or none of them!!
|
2007-07-05 10:35:13 +02:00
|
|
|
|
UTCTL0 = CKPL | STC;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
URCTL0 = 0x00;
|
|
|
|
|
UBR00 = 0x00; // No baudrate divider
|
|
|
|
|
UBR10 = 0x00; // settings for a spi
|
|
|
|
|
UMCTL0 = 0x00; // slave.
|
|
|
|
|
ME1 |= USPIE0; // Enable USART0 TXD/RXD, disabling does not yield any powersavings
|
|
|
|
|
P3SEL |= 0x0A; // Select rx line and clk
|
|
|
|
|
UCTL0 &= ~SWRST; // Clear reset bit
|
2007-09-14 20:51:51 +02:00
|
|
|
|
splx(s);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
// configure driver
|
|
|
|
|
cc1020_rxlen = 0; // receive buffer position to start
|
|
|
|
|
cc1020_rxstate = CC1020_RX_SEARCHING; // rx state machine to searching mode
|
|
|
|
|
cc1020_state = CC1020_RX; // driver state to receive mode
|
|
|
|
|
|
|
|
|
|
// configure radio
|
|
|
|
|
cc1020_wakeupRX(RX_CURRENT);
|
|
|
|
|
cc1020_setupRX(RX_CURRENT);
|
|
|
|
|
LNA_POWER_ON(); // enable amplifier
|
|
|
|
|
|
|
|
|
|
// activate
|
|
|
|
|
IE1 |= URXIE0; // enable interrupt
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void
|
|
|
|
|
cc1020_set_tx(void)
|
|
|
|
|
{
|
2007-09-14 20:51:51 +02:00
|
|
|
|
int s;
|
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
// configure radio rx
|
|
|
|
|
LNA_POWER_OFF(); // power down LNA
|
2007-09-14 20:51:51 +02:00
|
|
|
|
s = splhigh();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
DISABLE_RX_IRQ();
|
|
|
|
|
P3SEL &= ~0x02; // Ensure Rx line is off
|
2007-09-14 20:51:51 +02:00
|
|
|
|
splx(s);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
// configure radio tx
|
|
|
|
|
cc1020_wakeupTX(TX_CURRENT);
|
|
|
|
|
cc1020_setupTX(TX_CURRENT);
|
|
|
|
|
P3SEL |= 0x0C; // select Tx line and clk
|
|
|
|
|
U0CTL |= SWRST; // UART to reset mode
|
|
|
|
|
IFG1 &= ~UTXIFG0; // Reset IFG.
|
|
|
|
|
|
|
|
|
|
// configure driver
|
|
|
|
|
cc1020_state = CC1020_TX;
|
|
|
|
|
}
|
|
|
|
|
|
2007-07-05 10:35:13 +02:00
|
|
|
|
void
|
2007-08-16 22:38:40 +02:00
|
|
|
|
cc1020_set_power(uint8_t pa_power)
|
2007-06-28 14:52:41 +02:00
|
|
|
|
{
|
|
|
|
|
cc1020_pa_power = pa_power;
|
|
|
|
|
}
|
|
|
|
|
|
2007-11-06 16:08:55 +01:00
|
|
|
|
int
|
|
|
|
|
cc1020_sending(void)
|
|
|
|
|
{
|
|
|
|
|
return !!cc1020_txlen;
|
|
|
|
|
}
|
|
|
|
|
|
2007-09-14 20:51:51 +02:00
|
|
|
|
int
|
2007-11-18 13:25:22 +01:00
|
|
|
|
cc1020_send(const void *buf, unsigned short len)
|
2007-06-28 14:52:41 +02:00
|
|
|
|
{
|
2007-10-02 16:05:45 +02:00
|
|
|
|
if (cc1020_state == CC1020_OFF)
|
|
|
|
|
return -2;
|
|
|
|
|
|
2007-06-28 20:27:45 +02:00
|
|
|
|
if (len > CC1020_BUFFERSIZE)
|
2007-09-14 20:51:51 +02:00
|
|
|
|
return -1;
|
2007-06-28 20:27:45 +02:00
|
|
|
|
|
|
|
|
|
/* Previous data hasn't been sent yet. */
|
|
|
|
|
if (cc1020_txlen > 0)
|
2007-09-14 20:51:51 +02:00
|
|
|
|
return -1;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
2007-07-05 10:35:13 +02:00
|
|
|
|
/* The preamble and the sync word are already in buffer. */
|
2007-06-28 14:52:41 +02:00
|
|
|
|
cc1020_txlen = PREAMBLESIZE + SYNCWDSIZE;
|
|
|
|
|
|
|
|
|
|
// header
|
|
|
|
|
cc1020_txbuf[cc1020_txlen++] = HDRSIZE + len;
|
|
|
|
|
|
|
|
|
|
// data to send
|
2007-10-02 16:05:45 +02:00
|
|
|
|
memcpy((char *)cc1020_txbuf + cc1020_txlen, buf, len);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
cc1020_txlen += len;
|
|
|
|
|
|
|
|
|
|
// suffix
|
2007-07-05 10:35:13 +02:00
|
|
|
|
cc1020_txbuf[cc1020_txlen++] = TAIL;
|
|
|
|
|
cc1020_txbuf[cc1020_txlen++] = TAIL;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
process_poll(&cc1020_sender_process);
|
2007-06-28 20:27:45 +02:00
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
return len;
|
|
|
|
|
}
|
|
|
|
|
|
2007-09-14 20:51:51 +02:00
|
|
|
|
int
|
2007-11-18 13:25:22 +01:00
|
|
|
|
cc1020_read(void *buf, unsigned short size)
|
2007-09-14 20:51:51 +02:00
|
|
|
|
{
|
2007-11-07 16:34:41 +01:00
|
|
|
|
unsigned len;
|
2007-09-14 20:51:51 +02:00
|
|
|
|
|
|
|
|
|
if (cc1020_rxlen <= HDRSIZE)
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
|
|
len = cc1020_rxlen - HDRSIZE;
|
2007-09-14 21:14:54 +02:00
|
|
|
|
if (len > size) {
|
|
|
|
|
RIMESTATS_ADD(toolong);
|
2007-09-14 20:51:51 +02:00
|
|
|
|
return -1;
|
2007-09-14 21:14:54 +02:00
|
|
|
|
}
|
2007-09-14 20:51:51 +02:00
|
|
|
|
|
2007-10-02 16:05:45 +02:00
|
|
|
|
memcpy(buf, (char *)cc1020_rxbuf + HDRSIZE, len);
|
2007-09-14 21:14:54 +02:00
|
|
|
|
RIMESTATS_ADD(llrx);
|
|
|
|
|
|
2007-09-14 20:51:51 +02:00
|
|
|
|
return len;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void
|
|
|
|
|
cc1020_set_receiver(void (*recv)(const struct radio_driver *))
|
|
|
|
|
{
|
|
|
|
|
receiver_callback = recv;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
int
|
|
|
|
|
cc1020_on(void)
|
|
|
|
|
{
|
2007-10-01 13:59:36 +02:00
|
|
|
|
// Switch to receive mode
|
|
|
|
|
cc1020_set_rx();
|
2007-09-14 20:51:51 +02:00
|
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
int
|
|
|
|
|
cc1020_off(void)
|
|
|
|
|
{
|
|
|
|
|
int s;
|
|
|
|
|
|
2007-10-02 16:05:45 +02:00
|
|
|
|
// Discard the current read buffer when the radio is shutting down.
|
|
|
|
|
cc1020_rxlen = 0;
|
2007-09-14 20:51:51 +02:00
|
|
|
|
|
|
|
|
|
LNA_POWER_OFF(); // power down lna
|
|
|
|
|
s = splhigh();
|
|
|
|
|
cc1020_rxstate = CC1020_OFF;
|
|
|
|
|
DISABLE_RX_IRQ();
|
|
|
|
|
cc1020_state = CC1020_OFF;
|
|
|
|
|
splx(s);
|
|
|
|
|
cc1020_setupPD(); // power down radio
|
2007-10-02 16:05:45 +02:00
|
|
|
|
cc1020_state = CC1020_OFF;
|
2007-09-14 20:51:51 +02:00
|
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
uint8_t
|
|
|
|
|
cc1020_get_rssi(void)
|
|
|
|
|
{
|
2007-11-07 16:26:00 +01:00
|
|
|
|
rssi = cc1020_read_reg(CC1020_RSS);
|
2007-09-14 20:51:51 +02:00
|
|
|
|
return rssi;
|
|
|
|
|
}
|
|
|
|
|
|
2007-11-07 16:34:41 +01:00
|
|
|
|
int
|
|
|
|
|
cc1020_carrier_sense(void)
|
|
|
|
|
{
|
|
|
|
|
return !!(cc1020_read_reg(CC1020_STATUS) & CARRIER_SENSE);
|
|
|
|
|
}
|
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
interrupt(UART0RX_VECTOR) cc1020_rxhandler(void)
|
|
|
|
|
{
|
|
|
|
|
static signed char syncbs;
|
|
|
|
|
static union {
|
|
|
|
|
struct {
|
2007-08-16 22:38:40 +02:00
|
|
|
|
uint8_t b2;
|
|
|
|
|
uint8_t b1;
|
|
|
|
|
uint8_t b4;
|
|
|
|
|
uint8_t b3;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
};
|
|
|
|
|
struct {
|
2007-08-16 15:24:57 +02:00
|
|
|
|
uint16_t i1;
|
|
|
|
|
uint16_t i2;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
};
|
|
|
|
|
} shiftbuf;
|
2007-10-04 12:02:08 +02:00
|
|
|
|
static unsigned char pktlen;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
switch (cc1020_rxstate) {
|
|
|
|
|
case CC1020_RX_SEARCHING:
|
|
|
|
|
shiftbuf.b1 = shiftbuf.b2;
|
|
|
|
|
shiftbuf.b2 = shiftbuf.b3;
|
|
|
|
|
shiftbuf.b3 = shiftbuf.b4;
|
|
|
|
|
shiftbuf.b4 = RXBUF0;
|
2007-06-28 20:27:45 +02:00
|
|
|
|
if (shiftbuf.i1 == 0xAAD3 && shiftbuf.i2 == 0x9100) {
|
2007-06-28 14:52:41 +02:00
|
|
|
|
// 0 AA D3 91 00 | FF 00 |
|
|
|
|
|
syncbs = 0;
|
|
|
|
|
cc1020_rxbuf[cc1020_rxlen++] = shiftbuf.b4;
|
|
|
|
|
} else if (shiftbuf.i1 == 0x5569 && shiftbuf.i2 == 0xC880) {
|
|
|
|
|
// 1 55 69 C8 80 | 7F 80 |
|
|
|
|
|
syncbs = -1;
|
|
|
|
|
} else if (shiftbuf.i1 == 0xAAB4 && shiftbuf.i2 == 0xE440) {
|
|
|
|
|
// 2 AA B4 E4 40 | 3F C0 |
|
|
|
|
|
syncbs = -2;
|
|
|
|
|
} else if (shiftbuf.i1 == 0x555A && shiftbuf.i2 == 0x7220) {
|
|
|
|
|
// 3 55 5A 72 20 | 1F E0 |
|
|
|
|
|
syncbs = -3;
|
|
|
|
|
} else if (shiftbuf.i1 == 0xAAAD && shiftbuf.i2 == 0x3910) {
|
|
|
|
|
// 4 AA AD 39 10 | 0F F0 |
|
|
|
|
|
syncbs = -4;
|
|
|
|
|
} else if (shiftbuf.i1 == 0x5556 && shiftbuf.i2 == 0x9C88) {
|
|
|
|
|
// 5 55 56 9C 88 | 07 F8 |
|
|
|
|
|
syncbs = +3;
|
|
|
|
|
} else if (shiftbuf.i1 == 0xAAAB && shiftbuf.i2 == 0x4E44) {
|
|
|
|
|
// 6 AA AB 4E 44 | 03 FC |
|
|
|
|
|
syncbs = +2;
|
|
|
|
|
} else if (shiftbuf.i1 == 0x5555 && shiftbuf.i2 == 0xA722) {
|
|
|
|
|
// 7 55 55 A7 22 | 01 FE |
|
|
|
|
|
syncbs = +1;
|
|
|
|
|
} else {
|
|
|
|
|
return;
|
|
|
|
|
}
|
2007-07-05 10:35:13 +02:00
|
|
|
|
// Update RSSI.
|
2007-06-28 14:52:41 +02:00
|
|
|
|
rssi = cc1020_read_reg(CC1020_RSS);
|
2007-10-02 16:05:45 +02:00
|
|
|
|
cc1020_rxstate = CC1020_RX_RECEIVING;
|
2007-07-05 10:35:13 +02:00
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
break;
|
2007-10-02 16:05:45 +02:00
|
|
|
|
case CC1020_RX_RECEIVING:
|
2007-06-28 14:52:41 +02:00
|
|
|
|
if (syncbs == 0) {
|
|
|
|
|
cc1020_rxbuf[cc1020_rxlen] = RXBUF0;
|
|
|
|
|
} else {
|
|
|
|
|
shiftbuf.b3 = shiftbuf.b4;
|
|
|
|
|
shiftbuf.b4 = RXBUF0;
|
|
|
|
|
if (syncbs < 0) {
|
2007-07-05 10:35:13 +02:00
|
|
|
|
shiftbuf.i1 = shiftbuf.i2 << -syncbs;
|
|
|
|
|
cc1020_rxbuf[cc1020_rxlen] = shiftbuf.b1;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
} else {
|
2007-07-05 10:35:13 +02:00
|
|
|
|
shiftbuf.i1 = shiftbuf.i2 >> syncbs;
|
|
|
|
|
cc1020_rxbuf[cc1020_rxlen] = shiftbuf.b2;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
}
|
|
|
|
|
}
|
2007-06-28 20:27:45 +02:00
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
cc1020_rxlen++;
|
2007-10-04 12:02:08 +02:00
|
|
|
|
if (cc1020_rxlen == HDRSIZE) {
|
|
|
|
|
pktlen = ((struct cc1020_header *)cc1020_rxbuf)->length;
|
|
|
|
|
if (pktlen == 0 || pktlen > sizeof (cc1020_rxbuf)) {
|
|
|
|
|
cc1020_rxlen = 0;
|
|
|
|
|
cc1020_rxstate = CC1020_RX_SEARCHING;
|
|
|
|
|
}
|
|
|
|
|
} else if (cc1020_rxlen > HDRSIZE) {
|
|
|
|
|
if (cc1020_rxlen == pktlen) {
|
2007-07-05 10:35:13 +02:00
|
|
|
|
// disable receiver
|
|
|
|
|
DISABLE_RX_IRQ();
|
|
|
|
|
cc1020_rxstate = CC1020_RX_PROCESSING;
|
|
|
|
|
|
|
|
|
|
// call receiver to copy from buffer
|
2007-10-02 16:05:45 +02:00
|
|
|
|
if (receiver_callback != NULL) {
|
2007-09-14 20:51:51 +02:00
|
|
|
|
receiver_callback(&cc1020_driver);
|
2007-10-02 16:05:45 +02:00
|
|
|
|
}
|
2007-07-05 10:35:13 +02:00
|
|
|
|
|
|
|
|
|
// reset receiver
|
|
|
|
|
cc1020_rxlen = 0;
|
|
|
|
|
cc1020_rxstate = CC1020_RX_SEARCHING;
|
|
|
|
|
ENABLE_RX_IRQ();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
PROCESS_THREAD(cc1020_sender_process, ev, data)
|
|
|
|
|
{
|
|
|
|
|
PROCESS_BEGIN();
|
2007-06-28 20:27:45 +02:00
|
|
|
|
|
2007-08-16 15:52:17 +02:00
|
|
|
|
dma_subscribe(0, &cc1020_sender_process);
|
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
while (1) {
|
2007-10-02 16:05:45 +02:00
|
|
|
|
PROCESS_WAIT_UNTIL(cc1020_txlen > 0 && cc1020_state != CC1020_OFF);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
2007-10-02 16:05:45 +02:00
|
|
|
|
cc1020_set_rx();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
2007-08-16 22:38:40 +02:00
|
|
|
|
if (cc1020_rxstate != CC1020_RX_SEARCHING) {
|
|
|
|
|
// Wait until the receiver is idle.
|
|
|
|
|
PROCESS_WAIT_UNTIL(cc1020_rxstate == CC1020_RX_SEARCHING);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
2007-11-12 22:17:47 +01:00
|
|
|
|
// Wait for the medium to become idle.
|
|
|
|
|
while (cc1020_carrier_sense());
|
|
|
|
|
|
|
|
|
|
// Then wait for a short pseudo-random time before sending.
|
2007-08-16 22:38:40 +02:00
|
|
|
|
clock_delay(1 + 10 * (random_rand() & 0xff));
|
|
|
|
|
}
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
// Switch to transceive mode.
|
|
|
|
|
cc1020_set_tx();
|
|
|
|
|
|
|
|
|
|
// Initiate radio transfer.
|
2007-11-06 16:08:55 +01:00
|
|
|
|
dma_transfer(&TXBUF0, cc1020_txbuf, cc1020_txlen);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
// wait for DMA0 to finish
|
2007-08-16 15:52:17 +02:00
|
|
|
|
PROCESS_WAIT_UNTIL(ev == dma_event);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
2007-09-14 21:14:54 +02:00
|
|
|
|
RIMESTATS_ADD(lltx);
|
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
// clean up
|
|
|
|
|
cc1020_txlen = 0;
|
2007-10-02 16:05:45 +02:00
|
|
|
|
cc1020_set_rx();
|
2007-06-28 20:27:45 +02:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
PROCESS_END();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2007-08-16 22:38:40 +02:00
|
|
|
|
cc1020_write_reg(uint8_t addr, uint8_t adata)
|
2007-06-28 14:52:41 +02:00
|
|
|
|
{
|
|
|
|
|
unsigned i;
|
|
|
|
|
unsigned char data;
|
|
|
|
|
|
|
|
|
|
PSEL_OFF;
|
|
|
|
|
data = addr << 1;
|
|
|
|
|
PSEL_ON;
|
|
|
|
|
|
|
|
|
|
// Send address bits
|
|
|
|
|
for (i = 0; i < 7; i++) {
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
if (data & 0x80)
|
|
|
|
|
PDI_HIGH;
|
|
|
|
|
else
|
|
|
|
|
PDI_LOW;
|
|
|
|
|
data = data << 1;
|
|
|
|
|
PCLK_HIGH;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// Send read/write bit
|
|
|
|
|
// Ignore bit in data, always use 1
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
|
|
|
|
PDI_HIGH;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_HIGH;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
|
|
|
|
data = adata;
|
|
|
|
|
|
|
|
|
|
// Send data bits
|
|
|
|
|
for (i = 0; i < 8; i++) {
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
if (data & 0x80)
|
|
|
|
|
PDI_HIGH;
|
|
|
|
|
|
|
|
|
|
else
|
|
|
|
|
PDI_LOW;
|
|
|
|
|
data = data << 1;
|
|
|
|
|
PCLK_HIGH;
|
|
|
|
|
}
|
2007-06-28 20:27:45 +02:00
|
|
|
|
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PSEL_OFF;
|
|
|
|
|
}
|
|
|
|
|
|
2007-08-16 22:38:40 +02:00
|
|
|
|
static uint8_t
|
|
|
|
|
cc1020_read_reg(uint8_t addr)
|
2007-06-28 14:52:41 +02:00
|
|
|
|
{
|
|
|
|
|
unsigned i;
|
|
|
|
|
unsigned char data = 0;
|
|
|
|
|
|
|
|
|
|
PSEL_OFF;
|
|
|
|
|
data = addr << 1;
|
|
|
|
|
PSEL_ON;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
// Send address bits
|
|
|
|
|
for (i = 0; i < 7; i++) {
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
if (data & 0x80)
|
|
|
|
|
PDI_HIGH;
|
|
|
|
|
else
|
|
|
|
|
PDI_LOW;
|
|
|
|
|
data = data << 1;
|
|
|
|
|
PCLK_HIGH;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// Send read/write bit
|
|
|
|
|
// Ignore bit in data, always use 0
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
|
|
|
|
PDI_LOW;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_HIGH;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
|
|
|
|
|
|
|
|
|
// Receive data bits
|
|
|
|
|
for (i = 0; i < 8; i++) {
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_HIGH;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
data = data << 1;
|
|
|
|
|
if (PDO)
|
|
|
|
|
data++;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PCLK_LOW;
|
|
|
|
|
}
|
2007-06-28 20:27:45 +02:00
|
|
|
|
|
2007-08-02 10:58:38 +02:00
|
|
|
|
nop();
|
2007-06-28 14:52:41 +02:00
|
|
|
|
PSEL_OFF;
|
2007-08-02 10:58:38 +02:00
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
return data;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
2007-08-16 22:38:40 +02:00
|
|
|
|
cc1020_load_config(const uint8_t * config)
|
2007-06-28 14:52:41 +02:00
|
|
|
|
{
|
|
|
|
|
int i;
|
|
|
|
|
|
|
|
|
|
for (i = 0; i < 0x28; i++)
|
|
|
|
|
cc1020_write_reg(i, config[i]);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
cc1020_reset(void)
|
|
|
|
|
{
|
|
|
|
|
|
|
|
|
|
// Reset CC1020
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0x0FU & ~0x01U);
|
|
|
|
|
|
|
|
|
|
// Bring CC1020 out of reset
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0x1F);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
cc1020_calibrate(void)
|
|
|
|
|
{
|
|
|
|
|
unsigned int timeout_cnt;
|
|
|
|
|
|
|
|
|
|
// Turn off PA to avoid spurs during calibration in TX mode
|
|
|
|
|
cc1020_write_reg(CC1020_PA_POWER, 0x00);
|
|
|
|
|
|
|
|
|
|
// Start calibration
|
|
|
|
|
cc1020_write_reg(CC1020_CALIBRATE, 0xB5);
|
|
|
|
|
clock_delay(1200);
|
2007-07-31 09:54:44 +02:00
|
|
|
|
while ((cc1020_read_reg(CC1020_STATUS) & CAL_COMPLETE) == 0);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
clock_delay(800);
|
|
|
|
|
|
|
|
|
|
// Monitor lock
|
2007-07-31 09:54:44 +02:00
|
|
|
|
for (timeout_cnt = LOCK_TIMEOUT; timeout_cnt > 0; timeout_cnt--) {
|
|
|
|
|
if (cc1020_read_reg(CC1020_STATUS) & LOCK_CONTINUOUS)
|
|
|
|
|
break;
|
|
|
|
|
}
|
2007-06-28 14:52:41 +02:00
|
|
|
|
|
|
|
|
|
// Restore PA_POWER
|
|
|
|
|
cc1020_write_reg(CC1020_PA_POWER, cc1020_pa_power);
|
|
|
|
|
|
|
|
|
|
// Return state of LOCK_CONTINUOUS bit
|
2007-07-31 09:54:44 +02:00
|
|
|
|
return (cc1020_read_reg(CC1020_STATUS) & LOCK_CONTINUOUS) == LOCK_CONTINUOUS;
|
2007-06-28 14:52:41 +02:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
cc1020_lock(void)
|
|
|
|
|
{
|
|
|
|
|
char lock_status;
|
|
|
|
|
int i;
|
|
|
|
|
|
|
|
|
|
// Monitor LOCK, lasts 420 - 510 cycles @ 4505600 = 93 us - 113 us
|
|
|
|
|
for (i = LOCK_TIMEOUT; i > 0; i--) {
|
|
|
|
|
lock_status = cc1020_read_reg(CC1020_STATUS) & LOCK_CONTINUOUS;
|
|
|
|
|
if (lock_status)
|
|
|
|
|
break;
|
|
|
|
|
}
|
2007-06-28 20:27:45 +02:00
|
|
|
|
|
2007-06-28 14:52:41 +02:00
|
|
|
|
if (lock_status == LOCK_CONTINUOUS) {
|
|
|
|
|
return LOCK_OK;
|
|
|
|
|
} else {
|
|
|
|
|
// If recalibration ok
|
|
|
|
|
if (cc1020_calibrate())
|
|
|
|
|
return LOCK_RECAL_OK; // Indicate PLL in LOCK
|
|
|
|
|
else
|
|
|
|
|
return LOCK_NOK; // Indicate PLL out of LOCK
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
static int
|
|
|
|
|
cc1020_setupRX(int analog)
|
|
|
|
|
{
|
|
|
|
|
char lock_status;
|
|
|
|
|
|
|
|
|
|
// Switch into RX, switch to freq. reg A
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0x11);
|
|
|
|
|
|
|
|
|
|
// Setup bias current adjustment
|
|
|
|
|
cc1020_write_reg(CC1020_ANALOG, analog);
|
|
|
|
|
clock_delay(400); // Wait for 1 msec
|
|
|
|
|
lock_status = cc1020_lock();
|
|
|
|
|
|
|
|
|
|
// Switch RX part of CC1020 on
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0x01);
|
|
|
|
|
cc1020_write_reg(CC1020_INTERFACE, 0x02);
|
|
|
|
|
|
|
|
|
|
// Return LOCK status to application
|
|
|
|
|
return lock_status;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
cc1020_setupTX(int analog)
|
|
|
|
|
{
|
|
|
|
|
char lock_status;
|
|
|
|
|
|
|
|
|
|
// Setup bias current adjustment
|
|
|
|
|
cc1020_write_reg(CC1020_ANALOG, analog);
|
|
|
|
|
|
|
|
|
|
// Switch into TX, switch to freq. reg B
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0xC1);
|
|
|
|
|
clock_delay(400); // Wait for 1 msec
|
|
|
|
|
lock_status = cc1020_lock();
|
|
|
|
|
|
|
|
|
|
// Restore PA_POWER
|
|
|
|
|
cc1020_write_reg(CC1020_PA_POWER, cc1020_pa_power);
|
|
|
|
|
|
|
|
|
|
// Turn OFF DCLK squelch in TX
|
|
|
|
|
cc1020_write_reg(CC1020_INTERFACE, 0x01);
|
|
|
|
|
|
|
|
|
|
// Return LOCK status to application
|
|
|
|
|
return lock_status;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
cc1020_setupPD(void)
|
|
|
|
|
{
|
2007-10-02 16:05:45 +02:00
|
|
|
|
/*
|
|
|
|
|
* Power down components an reset all registers except MAIN
|
|
|
|
|
* to their default values.
|
|
|
|
|
*/
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN,
|
|
|
|
|
RESET_N | BIAS_PD | FS_PD | XOSC_PD | PD_MODE_1);
|
|
|
|
|
|
|
|
|
|
/* Turn off the power amplifier. */
|
2007-06-28 14:52:41 +02:00
|
|
|
|
cc1020_write_reg(CC1020_PA_POWER, 0x00);
|
2007-10-02 16:05:45 +02:00
|
|
|
|
|
|
|
|
|
cc1020_write_reg(CC1020_POWERDOWN, 0x1F);
|
2007-06-28 14:52:41 +02:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
cc1020_wakeupRX(int analog)
|
|
|
|
|
{
|
|
|
|
|
// Turn on crystal oscillator core.
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0x1B);
|
|
|
|
|
|
|
|
|
|
// Setup bias current adjustment.
|
|
|
|
|
cc1020_write_reg(CC1020_ANALOG, analog);
|
|
|
|
|
|
|
|
|
|
// Insert wait routine here, must wait for xtal oscillator to stabilise,
|
|
|
|
|
// typically takes 2-5ms.
|
|
|
|
|
clock_delay(1200); // DelayMs(5);
|
|
|
|
|
|
|
|
|
|
// Turn on bias generator.
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0x19);
|
|
|
|
|
clock_delay(400); // NOT NEEDED?
|
|
|
|
|
|
|
|
|
|
// Turn on frequency synthesizer.
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0x11);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
cc1020_wakeupTX(int analog)
|
|
|
|
|
{
|
|
|
|
|
// Turn on crystal oscillator core.
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0xDB);
|
|
|
|
|
|
|
|
|
|
// Setup bias current adjustment.
|
|
|
|
|
cc1020_write_reg(CC1020_ANALOG, analog);
|
|
|
|
|
|
|
|
|
|
// Insert wait routine here, must wait for xtal oscillator to stabilise,
|
|
|
|
|
// typically takes 2-5ms.
|
|
|
|
|
clock_delay(1200); // DelayMs(5);
|
|
|
|
|
|
|
|
|
|
// Turn on bias generator.
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0xD9);
|
|
|
|
|
clock_delay(400); // NOT NEEDED?
|
|
|
|
|
|
|
|
|
|
// Turn on frequency synthesizer.
|
|
|
|
|
clock_delay(400);
|
|
|
|
|
cc1020_write_reg(CC1020_MAIN, 0xD1);
|
|
|
|
|
}
|