2015-09-10 16:41:44 +02:00
|
|
|
/*
|
2016-01-07 02:00:45 +01:00
|
|
|
* Copyright (C) 2015-2016, Intel Corporation. All rights reserved.
|
2015-09-10 16:41:44 +02:00
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* 3. Neither the name of the copyright holder nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived
|
|
|
|
* from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
* COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
|
|
|
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
|
|
|
|
* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
|
|
|
* STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
|
|
|
|
* OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "gpio.h"
|
2016-01-07 02:00:45 +01:00
|
|
|
|
2015-08-10 17:34:02 +02:00
|
|
|
#include <stdbool.h>
|
2015-09-10 16:41:44 +02:00
|
|
|
#include "helpers.h"
|
2015-08-10 17:34:02 +02:00
|
|
|
#include "paging.h"
|
2016-01-07 02:00:45 +01:00
|
|
|
#include "shared-isr.h"
|
2015-08-10 17:34:02 +02:00
|
|
|
#include "syscalls.h"
|
2015-09-10 16:41:44 +02:00
|
|
|
|
|
|
|
/* GPIO Controler Registers */
|
|
|
|
#define SWPORTA_DR 0x00
|
|
|
|
#define SWPORTA_DDR 0x04
|
|
|
|
#define INTEN 0x30
|
|
|
|
#define INTMASK 0x34
|
|
|
|
#define INTTYPE_LEVEL 0x38
|
|
|
|
#define INT_POLARITY 0x3c
|
|
|
|
#define INTSTATUS 0x40
|
|
|
|
#define RAW_INTSTATUS 0x44
|
|
|
|
#define DEBOUNCE 0x48
|
|
|
|
#define PORTA_EOI 0x4c
|
|
|
|
#define EXT_PORTA 0x50
|
|
|
|
#define LS_SYNC 0x60
|
|
|
|
|
|
|
|
#define PINS 8
|
|
|
|
|
2016-01-07 02:00:45 +01:00
|
|
|
#define GPIO_IRQ 9
|
2015-10-20 15:28:31 +02:00
|
|
|
|
2015-08-10 17:34:02 +02:00
|
|
|
#define HIGHEST_REG LS_SYNC
|
|
|
|
|
2015-08-08 00:43:10 +02:00
|
|
|
#if X86_CONF_PROT_DOMAINS == X86_CONF_PROT_DOMAINS__PAGING
|
2015-08-10 17:34:02 +02:00
|
|
|
#define MMIO_SZ MIN_PAGE_SIZE
|
2015-08-08 00:43:10 +02:00
|
|
|
#else
|
|
|
|
#define MMIO_SZ (HIGHEST_REG + 4)
|
|
|
|
#endif
|
2015-08-10 17:34:02 +02:00
|
|
|
|
|
|
|
PROT_DOMAINS_ALLOC(pci_driver_t, drv);
|
|
|
|
|
2015-09-10 16:41:44 +02:00
|
|
|
struct gpio_internal_data {
|
2015-10-20 15:28:31 +02:00
|
|
|
quarkX1000_gpio_callback callback;
|
2015-09-10 16:41:44 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct gpio_internal_data data;
|
|
|
|
|
2015-08-10 17:34:02 +02:00
|
|
|
void quarkX1000_gpio_mmin(uint32_t offset, uint32_t *res);
|
|
|
|
SYSCALLS_DEFINE_SINGLETON(quarkX1000_gpio_mmin, drv,
|
|
|
|
uint32_t offset, uint32_t *res)
|
|
|
|
{
|
|
|
|
uint32_t *loc_res;
|
|
|
|
|
|
|
|
PROT_DOMAINS_VALIDATE_PTR(loc_res, res, sizeof(*res));
|
|
|
|
if(HIGHEST_REG < offset) {
|
|
|
|
halt();
|
|
|
|
}
|
|
|
|
|
2015-08-08 00:43:10 +02:00
|
|
|
prot_domains_enable_mmio();
|
2015-08-10 17:34:02 +02:00
|
|
|
PCI_MMIO_READL(drv, *loc_res, offset);
|
2015-08-08 00:43:10 +02:00
|
|
|
prot_domains_disable_mmio();
|
2015-08-10 17:34:02 +02:00
|
|
|
}
|
|
|
|
|
2015-09-10 16:41:44 +02:00
|
|
|
static inline uint32_t
|
2015-10-23 18:34:17 +02:00
|
|
|
read(uint32_t offset)
|
2015-09-10 16:41:44 +02:00
|
|
|
{
|
2015-10-23 18:34:17 +02:00
|
|
|
uint32_t res;
|
2015-08-10 17:34:02 +02:00
|
|
|
quarkX1000_gpio_mmin(offset, &res);
|
2015-10-23 18:34:17 +02:00
|
|
|
return res;
|
2015-09-10 16:41:44 +02:00
|
|
|
}
|
|
|
|
|
2015-08-10 17:34:02 +02:00
|
|
|
void quarkX1000_gpio_mmout(uint32_t offset, uint32_t val);
|
|
|
|
SYSCALLS_DEFINE_SINGLETON(quarkX1000_gpio_mmout, drv,
|
|
|
|
uint32_t offset, uint32_t val)
|
|
|
|
{
|
|
|
|
if(HIGHEST_REG < offset) {
|
|
|
|
halt();
|
|
|
|
}
|
|
|
|
|
2015-08-08 00:43:10 +02:00
|
|
|
prot_domains_enable_mmio();
|
2015-08-10 17:34:02 +02:00
|
|
|
PCI_MMIO_WRITEL(drv, offset, val);
|
2015-08-08 00:43:10 +02:00
|
|
|
prot_domains_disable_mmio();
|
2015-08-10 17:34:02 +02:00
|
|
|
}
|
|
|
|
|
2015-09-10 16:41:44 +02:00
|
|
|
static inline void
|
2015-10-23 18:34:17 +02:00
|
|
|
write(uint32_t offset, uint32_t val)
|
2015-09-10 16:41:44 +02:00
|
|
|
{
|
2015-08-10 17:34:02 +02:00
|
|
|
quarkX1000_gpio_mmout(offset, val);
|
2015-09-10 16:41:44 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/* value must be 0x0 or 0x1 */
|
|
|
|
static void
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(uint32_t offset, uint32_t bit, uint32_t value)
|
2015-09-10 16:41:44 +02:00
|
|
|
{
|
|
|
|
uint32_t reg;
|
|
|
|
|
2015-10-23 18:34:17 +02:00
|
|
|
reg = read(offset);
|
2015-09-10 16:41:44 +02:00
|
|
|
|
|
|
|
reg &= ~BIT(bit);
|
|
|
|
reg |= value << bit;
|
|
|
|
|
2015-10-23 18:34:17 +02:00
|
|
|
write(offset, reg);
|
2015-09-10 16:41:44 +02:00
|
|
|
}
|
|
|
|
|
2016-01-07 02:00:45 +01:00
|
|
|
static bool
|
2015-10-20 15:28:31 +02:00
|
|
|
gpio_isr(void)
|
|
|
|
{
|
|
|
|
uint32_t int_status;
|
|
|
|
|
2015-10-23 18:34:17 +02:00
|
|
|
int_status = read(INTSTATUS);
|
2015-10-20 15:28:31 +02:00
|
|
|
|
2016-01-07 02:00:45 +01:00
|
|
|
if(int_status == 0) {
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2015-10-20 15:28:31 +02:00
|
|
|
if (data.callback)
|
|
|
|
data.callback(int_status);
|
|
|
|
|
2015-10-23 18:34:17 +02:00
|
|
|
write(PORTA_EOI, -1);
|
2016-01-07 02:00:45 +01:00
|
|
|
|
|
|
|
return true;
|
2015-10-20 15:28:31 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
gpio_interrupt_config(uint8_t pin, int flags)
|
|
|
|
{
|
|
|
|
/* set as input */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(SWPORTA_DDR, pin, 0);
|
2015-10-20 15:28:31 +02:00
|
|
|
|
|
|
|
/* set interrupt enabled */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(INTEN, pin, 1);
|
2015-10-20 15:28:31 +02:00
|
|
|
|
|
|
|
/* unmask interrupt */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(INTMASK, pin, 0);
|
2015-10-20 15:28:31 +02:00
|
|
|
|
|
|
|
/* set active high/low */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(INT_POLARITY, pin, !!(flags & QUARKX1000_GPIO_ACTIVE_HIGH));
|
2015-10-20 15:28:31 +02:00
|
|
|
|
|
|
|
/* set level/edge */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(INTTYPE_LEVEL, pin, !!(flags & QUARKX1000_GPIO_EDGE));
|
2015-10-20 15:28:31 +02:00
|
|
|
|
|
|
|
/* set debounce */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(DEBOUNCE, pin, !!(flags & QUARKX1000_GPIO_DEBOUNCE));
|
2015-10-20 15:28:31 +02:00
|
|
|
|
|
|
|
/* set clock synchronous */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(LS_SYNC, 0, !!(flags & QUARKX1000_GPIO_CLOCK_SYNC));
|
2015-10-20 15:28:31 +02:00
|
|
|
}
|
|
|
|
|
2015-09-10 16:41:44 +02:00
|
|
|
int
|
|
|
|
quarkX1000_gpio_config(uint8_t pin, int flags)
|
|
|
|
{
|
|
|
|
if (((flags & QUARKX1000_GPIO_IN) && (flags & QUARKX1000_GPIO_OUT)) ||
|
|
|
|
((flags & QUARKX1000_GPIO_INT) && (flags & QUARKX1000_GPIO_OUT))) {
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2015-10-20 15:28:31 +02:00
|
|
|
if (flags & QUARKX1000_GPIO_INT) {
|
|
|
|
gpio_interrupt_config(pin, flags);
|
|
|
|
} else {
|
|
|
|
/* set direction */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(SWPORTA_DDR, pin, !!(flags & QUARKX1000_GPIO_OUT));
|
2015-09-10 16:41:44 +02:00
|
|
|
|
2015-10-20 15:28:31 +02:00
|
|
|
/* set interrupt disabled */
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(INTEN, pin, 0);
|
2015-10-20 15:28:31 +02:00
|
|
|
}
|
2015-09-10 16:41:44 +02:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
quarkX1000_gpio_config_port(int flags)
|
|
|
|
{
|
|
|
|
uint8_t i;
|
|
|
|
|
|
|
|
for (i = 0; i < PINS; i++) {
|
|
|
|
if (quarkX1000_gpio_config(i, flags) < 0) {
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
quarkX1000_gpio_read(uint8_t pin, uint8_t *value)
|
|
|
|
{
|
2015-10-23 18:34:17 +02:00
|
|
|
uint32_t value32 = read(EXT_PORTA);
|
2015-09-10 16:41:44 +02:00
|
|
|
*value = !!(value32 & BIT(pin));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
quarkX1000_gpio_write(uint8_t pin, uint8_t value)
|
|
|
|
{
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(SWPORTA_DR, pin, !!value);
|
2015-09-10 16:41:44 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
quarkX1000_gpio_read_port(uint8_t *value)
|
|
|
|
{
|
2015-10-23 18:34:17 +02:00
|
|
|
uint32_t value32 = read(EXT_PORTA);
|
2015-09-10 16:41:44 +02:00
|
|
|
*value = value32 & ~0xFFFFFF00;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
|
|
|
quarkX1000_gpio_write_port(uint8_t value)
|
|
|
|
{
|
2015-10-23 18:34:17 +02:00
|
|
|
write(SWPORTA_DR, value);
|
2015-09-10 16:41:44 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-10-20 15:28:31 +02:00
|
|
|
int
|
|
|
|
quarkX1000_gpio_set_callback(quarkX1000_gpio_callback callback)
|
|
|
|
{
|
|
|
|
data.callback = callback;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-09-10 16:41:44 +02:00
|
|
|
void
|
|
|
|
quarkX1000_gpio_clock_enable(void)
|
|
|
|
{
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(LS_SYNC, 0, 1);
|
2015-09-10 16:41:44 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
quarkX1000_gpio_clock_disable(void)
|
|
|
|
{
|
2015-10-23 18:34:17 +02:00
|
|
|
set_bit(LS_SYNC, 0, 0);
|
2015-09-10 16:41:44 +02:00
|
|
|
}
|
|
|
|
|
2016-01-07 02:00:45 +01:00
|
|
|
DEFINE_SHARED_IRQ(GPIO_IRQ, IRQAGENT3, INTC, PIRQC, gpio_isr);
|
2015-10-20 15:28:31 +02:00
|
|
|
|
2015-09-10 16:41:44 +02:00
|
|
|
int
|
|
|
|
quarkX1000_gpio_init(void)
|
|
|
|
{
|
|
|
|
pci_config_addr_t pci_addr;
|
|
|
|
|
|
|
|
pci_addr.raw = 0;
|
|
|
|
pci_addr.bus = 0;
|
|
|
|
pci_addr.dev = 21;
|
|
|
|
pci_addr.func = 2;
|
|
|
|
pci_addr.reg_off = PCI_CONFIG_REG_BAR1;
|
|
|
|
|
|
|
|
pci_command_enable(pci_addr, PCI_CMD_1_MEM_SPACE_EN);
|
|
|
|
|
2015-08-10 17:34:02 +02:00
|
|
|
PROT_DOMAINS_INIT_ID(drv);
|
|
|
|
pci_init(&drv, pci_addr, MMIO_SZ, 0, 0);
|
|
|
|
SYSCALLS_INIT(quarkX1000_gpio_mmin);
|
|
|
|
SYSCALLS_AUTHZ(quarkX1000_gpio_mmin, drv);
|
|
|
|
SYSCALLS_INIT(quarkX1000_gpio_mmout);
|
|
|
|
SYSCALLS_AUTHZ(quarkX1000_gpio_mmout, drv);
|
2015-09-10 16:41:44 +02:00
|
|
|
|
2015-10-20 15:28:31 +02:00
|
|
|
data.callback = 0;
|
|
|
|
|
2015-09-10 16:41:44 +02:00
|
|
|
quarkX1000_gpio_clock_enable();
|
|
|
|
|
|
|
|
/* clear registers */
|
2015-10-23 18:34:17 +02:00
|
|
|
write(INTEN, 0);
|
|
|
|
write(INTMASK, 0);
|
|
|
|
write(PORTA_EOI, 0);
|
2015-09-10 16:41:44 +02:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|