2007-11-29 03:44:05 +01:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2007, Swedish Institute of Computer Science.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. Neither the name of the Institute nor the names of its contributors
|
|
|
|
* may be used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE INSTITUTE AND CONTRIBUTORS ``AS IS'' AND
|
|
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE INSTITUTE OR CONTRIBUTORS BE LIABLE
|
|
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
|
|
* SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* This file is part of the Contiki operating system.
|
|
|
|
*
|
2008-10-14 11:44:12 +02:00
|
|
|
* $Id: rtimer-arch.c,v 1.3 2008/10/14 09:44:12 adamdunkels Exp $
|
2007-11-29 03:44:05 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* \file
|
|
|
|
* AVR-specific rtimer code
|
2007-12-11 18:21:14 +01:00
|
|
|
* Currently only works on ATMEGAs that have Timer 3.
|
2007-11-29 03:44:05 +01:00
|
|
|
* \author
|
|
|
|
* Fredrik Osterlind <fros@sics.se>
|
2007-12-11 18:21:14 +01:00
|
|
|
* Joakim Eriksson <joakime@sics.se>
|
2007-11-29 03:44:05 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
/* OBS: 8 seconds maximum time! */
|
|
|
|
|
|
|
|
#include <avr/io.h>
|
|
|
|
#include <avr/interrupt.h>
|
|
|
|
|
|
|
|
#include "lib/energest.h"
|
|
|
|
#include "sys/rtimer.h"
|
|
|
|
#include "rtimer-arch.h"
|
2008-10-14 11:44:12 +02:00
|
|
|
|
|
|
|
#if defined(__AVR_ATmega1284P__)
|
|
|
|
#define ETIMSK TIMSK3
|
|
|
|
#define ETIFR TIFR3
|
|
|
|
#define TICIE3 ICIE3
|
|
|
|
|
|
|
|
//Has no 'C', so we just set it to B. The code doesn't really use C so this
|
|
|
|
//is safe to do but lets it compile
|
|
|
|
#define OCIE3C OCIE3B
|
|
|
|
#define OCF3C OCF3B
|
|
|
|
#endif
|
2007-11-29 03:44:05 +01:00
|
|
|
|
|
|
|
/*---------------------------------------------------------------------------*/
|
2007-12-11 18:21:14 +01:00
|
|
|
#ifdef TCNT3
|
2008-10-14 11:44:12 +02:00
|
|
|
ISR (TIMER3_COMPA_vect) {
|
2007-11-29 03:44:05 +01:00
|
|
|
ENERGEST_ON(ENERGEST_TYPE_IRQ);
|
|
|
|
|
|
|
|
ETIMSK &= ~((1 << OCIE3A) | (1 << OCIE3B) | (1 << TOIE3) |
|
|
|
|
(1 << TICIE3) | (1 << OCIE3C));
|
|
|
|
|
|
|
|
/* Call rtimer callback */
|
|
|
|
rtimer_run_next();
|
|
|
|
|
|
|
|
ENERGEST_OFF(ENERGEST_TYPE_IRQ);
|
2008-10-14 11:44:12 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
#error "No Timer3 in rtimer-arch.c"
|
|
|
|
|
2007-12-11 18:21:14 +01:00
|
|
|
#endif
|
2007-11-29 03:44:05 +01:00
|
|
|
/*---------------------------------------------------------------------------*/
|
|
|
|
void
|
|
|
|
rtimer_arch_init(void)
|
|
|
|
{
|
|
|
|
/* Disable interrupts (store old state) */
|
|
|
|
uint8_t sreg;
|
|
|
|
sreg = SREG;
|
|
|
|
cli ();
|
|
|
|
|
2007-12-11 18:21:14 +01:00
|
|
|
#ifdef TCNT3
|
|
|
|
|
2007-11-29 03:44:05 +01:00
|
|
|
ETIMSK &= ~((1 << OCIE3A) | (1 << OCIE3B) | (1 << TOIE3) |
|
|
|
|
(1 << TICIE3) | (1 << OCIE3C));
|
|
|
|
ETIFR |= (1 << ICF3) | (1 << OCF3A) | (1 << OCF3B) | (1 << TOV3) |
|
|
|
|
(1 << OCF3C);
|
|
|
|
|
|
|
|
/* Default timer behaviour */
|
|
|
|
TCCR3A = 0;
|
|
|
|
TCCR3B = 0;
|
|
|
|
TCCR3C = 0;
|
|
|
|
|
|
|
|
/* Reset counter */
|
|
|
|
TCNT3 = 0;
|
|
|
|
|
|
|
|
/* Maximum prescaler */
|
2008-10-14 11:44:12 +02:00
|
|
|
TCCR3B |= 5;
|
|
|
|
|
|
|
|
#else
|
|
|
|
#error "No Timer3 in rtimer-arch.c"
|
2007-11-29 03:44:05 +01:00
|
|
|
|
2007-12-11 18:21:14 +01:00
|
|
|
#endif
|
|
|
|
|
2007-11-29 03:44:05 +01:00
|
|
|
/* Restore interrupt state */
|
|
|
|
SREG = sreg;
|
|
|
|
}
|
|
|
|
/*---------------------------------------------------------------------------*/
|
|
|
|
void
|
|
|
|
rtimer_arch_schedule(rtimer_clock_t t)
|
|
|
|
{
|
|
|
|
/* Disable interrupts (store old state) */
|
|
|
|
uint8_t sreg;
|
|
|
|
sreg = SREG;
|
|
|
|
cli ();
|
|
|
|
|
2007-12-11 18:21:14 +01:00
|
|
|
#ifdef TCNT3
|
2007-11-29 03:44:05 +01:00
|
|
|
/* Set compare register */
|
|
|
|
OCR3A = t;
|
|
|
|
ETIFR |= (1 << ICF3) | (1 << OCF3A) | (1 << OCF3B) | (1 << TOV3) |
|
|
|
|
(1 << OCF3C);
|
2008-10-14 11:44:12 +02:00
|
|
|
ETIMSK |= (1 << OCIE3A);
|
|
|
|
|
|
|
|
#else
|
|
|
|
#error "No Timer3 in rtimer-arch.c"
|
2007-11-29 03:44:05 +01:00
|
|
|
|
2007-12-11 18:21:14 +01:00
|
|
|
#endif
|
|
|
|
|
2007-11-29 03:44:05 +01:00
|
|
|
/* Restore interrupt state */
|
|
|
|
SREG = sreg;
|
|
|
|
}
|